首页> 外文会议>IEEE International Conference on Communications >A novel reduced-complexity soft-input soft-output MMSE MIMO detector: Algorithm and efficient VLSI architecture
【24h】

A novel reduced-complexity soft-input soft-output MMSE MIMO detector: Algorithm and efficient VLSI architecture

机译:一种新颖的降低复杂度的软输入软输出MMSE MIMO检测器:算法和高效的VLSI架构

获取原文

摘要

A novel reduced-complexity soft-input soft-output minimum mean square error detection algorithm for MIMO systems together with an area-throughput efficient VLSI architecture is described. A detailed comparison to related work is presented. The proposed VLSI architecture of the novel algorithm represents — to the best of our knowledge — the most area-throughput efficient SISO MIMO detector ASIC reported so far, being 2.3x more efficient than its best competitor. It achieves a throughput of up to 923 Mbit/s and occupies down to half of the competitor's area while sustaining the IEEE 802.11n standard's peak data rate.
机译:描述了一种新颖的降低复杂度的MIMO系统软输入软输出最小均方误差检测算法,以及高效的面积吞吐量VLSI架构。提出了与相关工作的详细比较。就我们所知,新算法的拟议VLSI架构代表了迄今为止所报告的面积吞吐量最高的SISO MIMO检测器ASIC,其效率是其最佳竞争对手的2.3倍。它可实现高达923 Mbit / s的吞吐量,并占用竞争对手一半的面积,同时保持IEEE 802.11n标准的峰值数据速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号