首页> 外文会议>IEEE Asian Solid State Circuits Conference >A 0.18nJ/Matrix QR decomposition and lattice reduction processor for 8#x00D7;8 MIMO preprocessing
【24h】

A 0.18nJ/Matrix QR decomposition and lattice reduction processor for 8#x00D7;8 MIMO preprocessing

机译:用于8×8 MIMO预处理的0.18nJ / Matrix QR分解和晶格约简处理器

获取原文
获取外文期刊封面目录资料

摘要

This study presents a joint QR decomposition and lattice reduction processor for 8×8 multiple-input multiple-output (MIMO) systems. The proposed algorithm enhances the BER performance by lattice reduction and reduces the hardware cost by sharing computation units and removing redundant operations. This processor can be reconfigured as three different modes, including joint QR decomposition and lattice reduction, lattice reduction, and QR decomposition. The proposed processor was implemented in TSMC 90nm 1P9M CMOS technology. The maximum throughput is 1.1 M matrix/s for QR decomposition, and 0.5 M matrix/s for the lattice reduction, and 0.33 M matrix/s for the joint QR decomposition and lattice reduction at a power consumption of 31.2 mW. The energy efficiency achieves 0.18nJ/matrix for the 8×8 MIMO preprocessing including both QR decomposition and lattice reduction.
机译:本研究提出了一种用于8×8多输入多输出(MIMO)系统的联合QR分解和晶格约简处理器。所提出的算法通过减少晶格来提高BER性能,并通过共享计算单元和消除冗余操作来降低硬件成本。该处理器可以重新配置为三种不同的模式,包括联合QR分解和晶格缩减,晶格缩减和QR分解。拟议中的处理器采用台积电90nm 1P9M CMOS技术实现。 QR分解的最大吞吐量为1.1 M矩阵/秒,晶格缩减的最大吞吐量为0.5 M矩阵/秒,联合QR分解和晶格缩减的最大吞吐量为0.33 M矩阵/秒,功耗为31.2 mW。 8×8 MIMO预处理(包括QR分解和晶格缩减)的能效达到0.18nJ /矩阵。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号