首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >An analytical approach for sizing of heterogeneous multiprocessor flexible platforms for iterative demapping and channel decoding
【24h】

An analytical approach for sizing of heterogeneous multiprocessor flexible platforms for iterative demapping and channel decoding

机译:用于迭代解映射和信道解码的异构多处理器灵活平台尺寸的分析方法

获取原文

摘要

Flexible baseband receivers gain the interest of many research efforts to enable the design of future multi-modes multistandards terminals. A main challenge in this domain is to provide this flexibility with minimum overhead in terms of area, speed, and energy. In this regard, heterogeneous multiprocessor platforms are emerging as a promising implementation solution. However, the heterogeneity of such platforms makes it complex to find the required number of processors supporting a specific configuration (i.e. requirements level). This paper investigates, in this context, the significant optimization potential both at design-time and at run-time regarding the selection of the most appropriate hardware configuration of a multiprocessor platform for iterative demapping and channel decoding. A formal representation of the architectural solution space which allows designers to find the minimum hardware configuration is proposed. The proposed approach is illustrated through a flexible multi-ASIP hardware platform for iterative demapping and channel decoding.
机译:灵活的基带接收器获得许多研究工作的兴趣,以实现未来的多模式多标识终端的设计。该领域的主要挑战是在面积,速度和能量方面提供这种灵活性,最小的开销。在这方面,异构多处理器平台被涌现为有前途的实现解决方案。然而,这种平台的异质性使得能够找到支持特定配置的所需数量的处理器(即要求级别)。本文在这种情况下调查了设计时和运行时的显着优化潜力,了解多处理器平台的最合适的硬件配置的运行时间,用于迭代解映射和通道解码。建筑解决方案的正式表示,允许设计人员找到最小硬件配置。通过灵活的多索希硬件平台来说明所提出的方法,用于迭代解映射和信道解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号