首页> 外文会议>Annual IEEE India Conference >High performance VLSI implementation of CAVLC decoder of H.264/AVC for HD transmission
【24h】

High performance VLSI implementation of CAVLC decoder of H.264/AVC for HD transmission

机译:H.264 / AVC的CAVLC解码器用于高清传输的高性能VLSI实现

获取原文

摘要

Context-based Adaptive Variable Length Coding (CAVLC) has been adopted by the latest video coding standard H.264 as one of its entropy encoding techniques. In this paper, VLSI architecture for implementing CAVLC decoder is proposed. The proposed architecture takes into consideration the bit-rate requirements of H.264 without compromising the area. When implemented in Xilinx 10.1i, Virtex-4 technology, the proposed architecture can process frames of HD-1080 format at 30 frames per second working at a frequency of 45 MHz.
机译:最新的视频编码标准H.264已将基于上下文的自适应可变长度编码(CAVLC)作为其熵编码技术之一。本文提出了用于实现CAVLC解码器的VLSI体系结构。所提出的体系结构在不影响面积的前提下考虑了H.264的比特率要求。当在Xilinx 10.1i(Virtex-4技术)中实现时,所提出的体系结构可以以每秒30帧的速度在45 MHz的频率下处理HD-1080格式的帧。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号