首页> 外文会议>IEEE International Conference on Computational Intelligence and Computing Research >Implementation of Viterbi coder for text to speech synthesis
【24h】

Implementation of Viterbi coder for text to speech synthesis

机译:语音合成文本的维特比编码器的实现

获取原文

摘要

This paper talks about designing an efficient Viterbi coder which can be used for Text to Speech synthesis (TTS). Today numerous applications uses Text to Speech synthesis (TTS) and Viterbi coder plays a key role in producing the synthesized output. Viterbi algorithm includes numerous iterations to produce the output and hence power utilization is more. We propose a technique which uses a memory access technique along with pipelined precomputation to reduce the power utilization and makes a trade off with speed. Here the overall power consumed by memory is 17 mw less than that of the power consumed by circuit used in the system.
机译:本文讨论了设计有效的维特比编码器,可用于文本到语音合成(TTS)。今天,许多应用程序使用文本到语音合成(TTS),并且Viterbi编码器在生产合成输出时起着关键作用。 Viterbi算法包括许多迭代以产生输出,因此电力利用率更多。我们提出了一种技术,它使用内存访问技术以及流水线预压制,以降低电力利用率,并以速度进行折衷。这里,存储器消耗的总功率为17 mW,比系统中使用的电路消耗的功率低17 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号