首页> 外文会议>International Conference on Field-Programmable Technology >Optimizing time and space multiplexed computation in a dynamically reconfigurable processor
【24h】

Optimizing time and space multiplexed computation in a dynamically reconfigurable processor

机译:在动态可重构处理器中优化时间和空间多路复用计算

获取原文
获取外文期刊封面目录资料

摘要

One of the characteristics of our coarse-grained dynamically reconfigurable processor is that it uses the same operational resource for both control-intensive and dataintensive code segments. We maximize throughput from the knowledge of high-level synthesis under timing constraints. Because the optimal clock speeds for both code segments are different, a dynamic frequency control is introduced to shorten the total execution time. A state transition controller (STC) that handles the control step can change the clock speed for every cycle. For control-intensive code segments, the STC delay is shortened by a rollback mechanism, which looks ahead to the next control step and rolls back if a different control step is actually selected. For the data-intensive code segments, the delay is shortened by fully synchronized synthesis. Experimental results show that throughputs have increased from 18% to 56% with the combination of these optimizations. A chip was fabricated with our 40-nm low-power process technology.
机译:我们的粗粒型动态可重新配置处理器的一个特征是它使用相同的操作资源,用于控制密集型和新增代码段。我们在时序约束下最大限度地提高了高级合成知识的吞吐量。由于两个代码段的最佳时钟速度不同,因此引入了动态频率控制以缩短总执行时间。处理控制步骤的状态过渡控制器(STC)可以为每个循环改变时钟速度。对于控制密集型代码段,通过回滚机制缩短了STC延迟,该机制展望了下一个控制步骤,如果实际选择了不同的控制步骤,则卷起。对于数据密集型代码段,通过完全同步的合成缩短延迟。实验结果表明,随着这些优化的组合,吞吐量从18%增加到56%。芯片采用40纳米低功耗工艺技术制造。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号