首页> 外文会议>NORCHIP >Implementation of a highly-parallel soft-output MIMO detector with fast node enumeration
【24h】

Implementation of a highly-parallel soft-output MIMO detector with fast node enumeration

机译:具有快速节点枚举的高度并行软输出MIMO检测器的实现

获取原文

摘要

This paper presents a high throughput, low latency soft-output signal detector for a 4×4 64-QAM MIMO system. To achieve high data-level parallelism and accurate soft information, the detector adopts a node perturbation technique to generate a list of candidate vectors around Zero Forcing, ZF, result. Additionally a fast and hardware friendly node enumeration scheme is developed to significantly reduce processing delay. Implemented using a 65nm CMOS technology, the detector occupies 0.58mm2 core area with 290K gates. The peak throughput is 3Gb/s at 500 MHz clock frequency with a latency of 20ns. Energy consumption per detected bit is 33pJ.
机译:本文提出了一种用于4×4 64-QAM MIMO系统的高吞吐量,低延迟软输出信号检测器。为了实现高数据级并行度和准确的软信息,检测器采用节点扰动技术来生成围绕零强迫ZF结果的候选矢量列表。另外,开发了一种快速且硬件友好的节点枚举方案,以显着减少处理延迟。该检测器采用65nm CMOS技术实现,占地0.58mm2的核心面积,带有290K的门。在500 MHz时钟频率下,峰值吞吐量为3Gb / s,延迟为20ns。每个检测到的位的能耗为33pJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号