首页> 外文会议>IEEE/ACM International Conference on Computer-Aided Design >Test planning for the effective utilization of port-scalable testers for heterogeneous core-based SOCs
【24h】

Test planning for the effective utilization of port-scalable testers for heterogeneous core-based SOCs

机译:用于基于异构核心的SOC的港口可升级测试仪的有效利用的试验规划

获取原文

摘要

Many SOCs contain embedded cores with different scan frequencies. To better meet the test requirements for such heterogeneous SOCs, leading tester companies have recently introduced port-scalable testers, which can simultaneously drive groups of channels at different data rates. However the number of tester channels available for scan testing is limited; therefore, a higher shift frequency can increase the test time for a core if the resulting test access architecture reduces the bitwidth used to access it. We present a scalable test planning technique that exploits port scalability of testers to reduce SOC test time. We compare the proposed heuristic optimization method to two baseline methods based on prior work that use a single scan data rate for all the embedded cores.
机译:许多SOC包含具有不同扫描频率的嵌入式核心。为了更好地满足此类异构SOC的测试要求,领先的测试仪公司最近推出了端口可升级的测试仪,可以同时驱动不同数据速率的通道组。但是,可用于扫描测试的测试频道数量有限;因此,如果产生的测试访问架构减少用于访问它的位宽度,则更高的换档频率可以增加核心的测试时间。我们提出了一种可扩展的测试规划技术,可利用测试人员的端口可扩展性来减少SOC测试时间。我们将拟议的启发式优化方法基于对所有嵌入核心的单次扫描数据速率的先前工作进行比较两个基线方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号