首页> 外文会议>International Conference on Hardware/Software Codesign and System Synthesis >Synthesis-friendly techniques for tightly-coupled integration of hardware accelerators into shared-memory multi-core clusters
【24h】

Synthesis-friendly techniques for tightly-coupled integration of hardware accelerators into shared-memory multi-core clusters

机译:综合友好技术,用于将硬件加速器的密封集成到共享存储器多核集群中

获取原文

摘要

Several many-core designs tackle scalability issues by leveraging tightly-coupled clusters as building blocks, where low-latency, high-bandwidth interconnection between a small/medium number of cores and L1 memory achieves high performance/watt. Tight coupling of hardware accelerators into these multicore clusters constitutes a promising approach to further improve performance/area/watt. However, accelerators are often clocked at a lower frequency than processor clusters for energy efficiency reasons. In this paper, we propose a technique to integrate shared-memory accelerators within the tightly-coupled clusters of the STMicroelectronics STHORM architecture. Our methodology significantly relaxes timing constraints for tightly-coupled accelerators, while optimizing data bandwidth. In addition, our technique allows to operate the accelerator at an integer submultiple of the cluster frequency. Experimental results show that the proposed approach allows to recover up to 84% of the slow-down implied by reduced accelerator speed.
机译:几个多核心设计通过利用紧密耦合的簇作为积木,其中低延迟,小/中等数量的核和L1存储器之间的高带宽互连实现高性能/瓦解决可缩放性问题。硬件加速器的紧耦合到这些多核簇构成一个有前途的方法,以进一步提高性能/面积/瓦。然而,加速器通常主频较低频率比能量效率的原因处理器簇。在本文中,我们提出了意法半导体STHORM架构的紧密耦合的簇内共享存储器加速器集成的技术。我们的方法显著放宽的时序约束紧密耦合促进剂,同时优化数据带宽。此外,我们的技术允许在集群频率的整约数来操作加速器。实验结果表明,所提出的方法允许恢复到的减慢84%由减少的加速器速度暗示。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号