首页> 外文会议>International Conference on Communications and Signal Processing >Pipelined R22SDF, R4SDC FFT architecture via folding transformation
【24h】

Pipelined R22SDF, R4SDC FFT architecture via folding transformation

机译:通过折叠变换的流水线式R2 2 SDF,R4SDC FFT架构

获取原文

摘要

A novel method for designing a pipelined parallel architectures for the computation of FFT (Fast Fourier Transform) with the procedure of folding transformation and register minimization techniques is presented. The functionality of designed architecture is verified by simulation in hardware description language VHDL. Further architectures namely R22SDF(Radix22 Single path delay feedback), R4SDC (Radix4 Single path Delay Commutator) through folding technique with reduced hardware complexity is proposed. A comparison is made between the earlier and proposed architecture.
机译:提出了一种新的设计流水线并行体系结构的方法,该方法采用折叠变换和寄存器最小化技术来计算FFT(快速傅里叶变换)。通过硬件描述语言VHDL的仿真,可以验证设计架构的功能。提出了通过折叠技术降低硬件复杂度的R2 2 SDF(Radix2 2 单路径延迟反馈),R4SDC(Radix4单路径延迟换向器)架构。在较早的体系结构和建议的体系结构之间进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号