首页> 外文会议>IEEE INFOCOM >Memory-Efficient Pattern Matching Architectures Using Perfect Hashing on Graphic Processing Units
【24h】

Memory-Efficient Pattern Matching Architectures Using Perfect Hashing on Graphic Processing Units

机译:内存高效的模式匹配架构在图形处理单元上使用完全散列

获取原文

摘要

Memory architectures have been widely adopted in network intrusion detection system for inspecting malicious packets due to their flexibility and scalability. Memory architectures match input streams against thousands of attack patterns by traversing the corresponding state transition table stored in commodity memories. With the increasing number of attack patterns, reducing memory requirement has become critical for memory architectures. In this paper, we propose a novel memory architecture using perfect hashing to condense state transition tables without hash collisions. The proposed memory architecture achieves up to 99.5percent improvement in memory reduction compared to the traditional two-dimensional memory architecture. We have implemented our memory architectures on graphic processing units and tested using attack patterns from Snort V2.8 and input packets from DEFCON. The experimental results show that the proposed memory architectures outperform state-of-the-art memory architectures both on performance and memory efficiency.
机译:由于其灵活性和可扩展性,网络入侵检测系统中已广泛采用内存架构在网络入侵检测系统中被广泛采用了恶意数据包。通过遍历存储在商品存储器中的相应状态转换表,内存架构将输入流匹配数千次攻击模式。随着越来越多的攻击模式,降低内存要求对内存架构至关重要。在本文中,我们提出了一种新的内存架构,使用完美的散列来冷凝状态过渡表而没有散列冲突。建议的内存架构达到了高达99.5的内存改善与传统的二维内存架构相比,内存减少。我们在图形处理单元上实现了我们的内存架构,并使用来自Snort V2.8的攻击模式测试并从Defcon中输入数据包进行测试。实验结果表明,所提出的存储器架构均优于最先进的内存架构,既可以在性能和内存效率上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号