首页> 外文会议>International Conference on IC Design Technology >The FASTER vision for designing dynamically reconfigurable systems
【24h】

The FASTER vision for designing dynamically reconfigurable systems

机译:设计动态可重配置系统的更快愿景

获取原文

摘要

Extending product functionality and lifetime requires constant addition of new features to satisfy the growing customer needs and the evolving market and technology trends. software component adaptivity is straightforward but not enough: recent products include hardware accelerators for reasons of performance and power efficiency that also need to adapt to new requirements. Reconfigurable logic allows the definition of new functions to be implemented in dynamically instantiated hardware units, combining adaptivity with hardware speed and efficiency. For the Intrusion Detection System example, new rules can be hardcoded into the reconfigurable logic, achieving high performance, while providing the necessary adaptivity to new threats. The FASTER (Facilitating Analysis and Synthesis Technologies for Effective Reconfiguration) project aims at introducing a complete methodology to allow designers to easily implement a system specification on a platform combining a general purpose processor with multiple accelerators running on an FPGA, taking as input a high-level description and fully exploiting, both at design- and run-time, the capabilities of partial dynamic reconfiguration. The FASTER project will facilitate the use of reconfigurable hardware by providing a complete methodology that enables designers to easily implement and verify applications on platforms with general-purpose processors and acceleration modules implemented in the latest reconfigurable technology.
机译:延长产品功能和使用寿命需要不断添加新功能,以满足不断增长的客户需求以及不断发展的市场和技术趋势。软件组件的适应性很简单,但还不够:最近的产品出于性能和能效的原因而包括硬件加速器,它们也需要适应新的要求。可重新配置的逻辑允许在动态实例化的硬件单元中实现新功能的定义,将适应性与硬件速度和效率相结合。对于入侵检测系统示例,可以将新规则硬编码到可重新配置的逻辑中,以实现高性能,同时为新威胁提供必要的适应性。 FASTER(促进有效的重新配置的便利分析和综合技术)项目旨在引入一种完整的方法,以使设计人员能够在将通用处理器与运行在FPGA上的多个加速器相结合的平台上轻松实现系统规范,并以高输入为输入。级别描述,并在设计和运行时充分利用部分动态重新配置的功能。 FASTER项目将通过提供一种完整的方法论来促进可重构硬件的使用,使设计人员能够轻松地在具有最新可重构技术中实现的通用处理器和加速模块的平台上实现和验证应用程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号