首页> 外文会议>IEEE International Symposium on Circuits and Systems >Design of a Low Latency 40 Gb/s Flow-Based Traffic Manager Using High-Level Synthesis
【24h】

Design of a Low Latency 40 Gb/s Flow-Based Traffic Manager Using High-Level Synthesis

机译:使用高级合成设计低延迟40 GB / S流量管理的流量管理器

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a traffic manager architecture targeting to meet today's networking requirements, especially reduced latency, and to support the upcoming 5G technology in the software defined networking context. The proposed traffic manager functionalities are policing, scheduling, shaping, and queuing of incoming traffic (packets). The incoming traffic is assumed to be a set of flows in a network processing unit. Traffic management imposes constraints on packets to be sent out in such a way to meet the allowed bandwidth quotas for each flow, and enforce desired quality of service (QoS) targets. The FPGA prototyped architecture is based on the C++ language and is synthesized with the Vivado High-Level Synthesis (HLS) tool. The proposed traffic manager design supports 40 Gb/s per egress port for 64-byte sized packets, running at 80 MHz when implemented on a ZC706 Xilinx board. A throughput improvement of 4.0× over previous reported works is claimed.
机译:本文介绍了一个用于满足当今的网络要求,特别是降低延迟的流量管理体系结构,并支持在软件定义的网络上下文中的即将到来的5G技术。所提出的流量管理器功能是监管,调度,整形和排队传入流量(数据包)。在网络处理单元中假设传入的流量是一组流。流量管理在以这样的方式对数据包施加限制,以满足每个流程的允许带宽配额,并强制执行所需的服务质量(QoS)目标。 FPGA原型体系结构基于C ++语言,并使用Vivado高级合成(HLS)工具合成。所提出的流量管理器设计支持64字节大小的数据包的40 GB / s,在ZC706 Xilinx板上实现时运行80 MHz。声称,在以前报告的作品上吞吐了4.0倍的吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号