首页> 外文会议>IEEE International Symposium on Circuits and Systems >An FPGA Co-Processor for Adaptive Lane Departure Warning System
【24h】

An FPGA Co-Processor for Adaptive Lane Departure Warning System

机译:Adaptive Lane出发警告系统FPGA协处理器

获取原文

摘要

This paper presents an FPGA co-processor design for adaptive lane departure warning system, which requires intensive computation for real-time video image processing. The main functions of the co-processor include color scheme conversion, 2D filtering, transferring intensity into binary pattern using Otsu's threshold method, and detecting lanes using Hough transform. The system design is implemented on a Xilinx Kintex FPGA with FMC DVI module connected to a camera. Our experimental tests prove the design is fully functional and the FPGA-based implementation meets the real-time requirement of reporting lane departure for practical applications.
机译:本文提出了一种用于自适应车道脱离警告系统的FPGA协处理器设计,需要进行实时视频图像处理的密集计算。协处理器的主要功能包括颜色方案转换,2D滤波,使用OTSU的阈值方法将强度转移到二进制图案中,以及使用Hough变换检测车道。系统设计在Xilinx Kintex FPGA上实现,使用连接到相机的FMC DVI模块。我们的实验测试证明了设计功能完全正常,基于FPGA的实施符合报告车道偏离实际应用的实时要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号