首页> 外文会议>IEEE International Symposium on Circuits and Systems >Efficient macroblock pipeline structure in high definition AVS video encoder VLSI architecture
【24h】

Efficient macroblock pipeline structure in high definition AVS video encoder VLSI architecture

机译:高清宏块流水线结构高清AVS视频编码器VLSI架构

获取原文

摘要

In traditional four-stage pipeline structures for H.264 video encoder hardware implementation, rate distortion optimization (RDO) based mode decision was turned off, and dual-port or ping-pang on-chip search window SRAM was used to achieve data reuse between the integer and fractional pixel motion estimation. To support RDO based mode decision for efficient high definition AVS video coding implementation, we propose an improved four-stage MB pipeline structure. Also on-chip buffer structure is optimized to achieve the balance between circuit consumption and coding performance. The Jizhun profile AVS video encoder is successfully mapped into hardware implementation with the proposed pipeline structure with small performance degradation.
机译:在传统的四阶段管道结构用于H.264视频编码器硬件实现中,基于速率失真优化(RDO)的模式决策已关闭,双端口或Ping-Pang片上搜索窗口SRAM用于实现之间的数据重用整数和分数像素运动估计。为了支持基于RDO的模式决策,以实现高效的高清AVS视频编码实现,我们提出了一种改进的四级MB管道结构。还经过优化片上缓冲区结构,以实现电路消耗和编码性能之间的平衡。 Jizhun简介AVS视频编码器已成功映射到硬件实现中,并使用具有小的性能下降的管道结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号