首页> 外文会议>Progress in electromagnetics research symposium >Design of a Low Power, High Performance BICMOS Current-limiting Circuit for DC-DC Converter Application
【24h】

Design of a Low Power, High Performance BICMOS Current-limiting Circuit for DC-DC Converter Application

机译:DC-DC转换器应用的低功耗,高性能BICMOS限流电路设计

获取原文

摘要

A low power, high performance current-limiting circuit implemented in 0.6um BICMOS process, which has been successfully applied to the chip of high efficiency, wide input voltage range DC-DC boost switch power management chip, is presented. The circuit as the core sub-block of the chip consists of current-limiting comparator, soft starting and slop compensation. The dynamic bias and slop compensation technology in current-limiting comparator is adopted to improve the performance and to reduce power consume. In this paper, the deign methodology and process of the circuit is analyzed in detail. The simulation and test results based HSPICE show: under the power supply of 3.3 V, the circuit has the gain of 117 dB and low quiescent current of 15 UA.
机译:提出了一种低功耗,高性能电流限制电路,在0.6um BICMOS过程中,已经成功应用于高效率宽的输入电压范围DC-DC升压开关电源管理芯片。电路作为芯片的核心子块由电流限制比较器,软启动和斜坡补偿组成。采用电流限制比较器中的动态偏置和斜坡补偿技术来提高性能并降低功率消耗。在本文中,详细分析了电路的损伤方法和过程。基于模拟和测试结果的HSPICE展示:在3.3 V的电源下,电路的增益为117 dB,静态电流为15 uA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号