首页> 外文会议>International Symposium on Electronic System Design >Comparison of FFT/IFFT Designs Utilizing Different Low Power Techniques
【24h】

Comparison of FFT/IFFT Designs Utilizing Different Low Power Techniques

机译:使用不同低功耗技术的FFT / IFFT设计的比较

获取原文

摘要

Different techniques of power savings in CMOS circuits have been investigated through the years. This work compares the asynchronous approach, the superthreshold approach, and the subthreshold approach in a 128 point FFT processor. The subthreshold design, made in TSMC 65 nm technology, utilizes a 4 kb SRAM with 8T unit cells. The sizing requirements for the 8T cell operated in subthreshold regime is explored as a function of static write margin. The subthreshold processor runs at 1 MHz with an energy consumption of 31 nJ/FFT. Subthreshold approach is seen to be the most energy efficient low power method of the three approaches.
机译:多年来,已经研究了CMOS电路中不同的节能技术。这项工作在128点FFT处理器中比较了异步方法,超阈值方法和亚阈值方法。亚阈值设计采用台积电65纳米技术制造,利用具有8T单位单元的4 kb SRAM。探索了在亚阈值范围内运行的8T单元的尺寸要求,该尺寸要求是静态写裕量的函数。亚阈值处理器以1 MHz的频率运行,能耗为31 nJ / FFT。亚阈值方法被认为是这三种方法中最节能的低功耗方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号