首页> 外文会议>2011 International Symposium on Electronic System Design >VLSI Implementation of Wavelet Based Robust Image Watermarking Chip
【24h】

VLSI Implementation of Wavelet Based Robust Image Watermarking Chip

机译:基于小波的鲁棒图像水印芯片的VLSI实现

获取原文

摘要

Progress in the digital multimedia technologies during last decade has offered many facilities in the transmission, reproduction and manipulation of data. However, this advance has also brought the problem such as copyright protection for content providers. Digital watermarking is proposed solution for copy right protection for multimedia. The goal of hardware assisted watermarking is to achieve low power usage, real-time performance, reliability, and ease of integration with existing consumer electronic devices. The main objective of this paper is to propose very large scale integration (VLSI) architecture for robust and blind image watermarking chip. Watermarking architecture synthesized using Xilinx's ISE for field-programmable gate array (FPGA). For custom integrated chip layout design we use Synopsys's Design Vision and Cadence's SOC Encounter tool. The proposed architecture of watermarking chip requires less area (0.067 mm2), power (3.75 mW) and embedding can be done real time so, it can be integrated in any image acquisition device.
机译:在过去十年中,数字多媒体技术的进展在传输,再现和操纵数据中提供了许多设施。但是,此前进也带来了内容提供商的版权保护等问题。建议数字水印是对多媒体复制权保护的解决方案。硬件辅助水印的目标是实现低功耗,实时性能,可靠性和与现有消费电子设备的集成。本文的主要目标是提出非常大规模的集成(VLSI)架构,用于鲁棒和盲图像水印芯片。使用Xilinx的ISE为现场可编程门阵列(FPGA)合成的水印架构。对于自定义集成芯片布局设计,我们使用Synopsys的设计视觉和Cadence的SoC Encounter工具。所提出的水印芯片架构需要更少的区域(0.067mm2),功率(3.75mW)和嵌入可以实时完成,因此可以集成在任何图像采集设备中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号