首页> 外文会议>2011 International Conference on Electronics, Communication and Computing Technologies >An approach towards improved cyber security by hardware acceleration of OpenSSL cryptographic functions
【24h】

An approach towards improved cyber security by hardware acceleration of OpenSSL cryptographic functions

机译:通过硬件加速OpenSSL加密功能来提高网络安全性的方法

获取原文

摘要

Providing improved Information Security to the rapidly developing Cybernet System has become a vital factor in the present technically networked world. The information security concept becomes a more complicated subject when the more sophisticated system requirements and real time computation speed are considered. In order to solve these issues, lots of research and development activities are carried out and cryptography has been a very important part of any communication system in the recent years. Cryptographic algorithms fulfil specific information security requirements such as data integrity, confidentiality and authenticity. This work proposes an FPGA-based VLSI Crypto-System, integrating hardware that accelerates the cryptographic algorithms used in the SSL/TLS protocol. SSL v3 and TLS v1 protocol is deployed in the proposed system powered with a Nios-2 soft-core processor. The cipher functions used in SSL-driven connection are the Scalable Encryption Algorithm (SEA), Message Digest Algorithm (MD5), Secured Hash Algorithm (SHA2). These algorithms are accelerated in the VLSI Crypto-System that is on an Altera Cyclone III FPGA DE2 development board. The experimental results shows that, by hardware acceleration of SEA, MD5 and SHA2 cryptographic algorithms, the VLSI Crypto-System performance has increased in terms of speed, optimized area and enhanced level security for the target Cybernetic application.
机译:为快速发展的Cyber​​net系统提供改进的信息安全性已成为当今技术网络世界中的重要因素。当考虑到更复杂的系统要求和实时计算速度时,信息安全概念就变得更加复杂。为了解决这些问题,近年来进行了大量的研究和开发活动,并且加密已经成为任何通信系统中非常重要的部分。密码算法满足特定的信息安全要求,例如数据完整性,机密性和真实性。这项工作提出了一个基于FPGA的VLSI加密系统,该系统集成了可加速SSL / TLS协议中使用的加密算法的硬件。 SSL v3和TLS v1协议已部署在建议的配备Nios-2软核处理器的系统中。 SSL驱动的连接中使用的密码功能是可伸缩加密算法(SEA),消息摘要算法(MD5),安全哈希算法(SHA2)。这些算法在Altera Cyclone III FPGA DE2开发板上的VLSI加密系统中得到了加速。实验结果表明,通过SEA,MD5和SHA2加密算法的硬件加速,VLSI加密系统的性能在速度,优化区域和增强目标控制论应用程序的级别安全性方面得到了提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号