【24h】

A 12-Bit high-speed ADC based on GeSi BiCMOS process

机译:基于GeSi BiCMOS工艺的12位高速ADC

获取原文

摘要

In this paper, a 7 stage switched capacitor pipelined ADC is described. This ADC is designed to achieve 12-bit resolution at the speed up to 125MSPS, which uses a fully differential switched capacitor pipelined architecture. This ADC includes an input broadband buffer, which isolates the ADC from external driver circuit, a high performance sample-and-hold amplifier (SHA) front end, and 7 pipelined sub-ADC stages to achieve 12-bit accuracy. A double poly triple metal 0.35µm GeSi BiCMOS process with 5V analog power supply is used in the design. This ADC achieves an SNR of 66dB and an SFDR of 80dB for sampling analog input frequencies up to 50MHz.
机译:本文介绍了一种7级开关电容器流水线ADC。该ADC设计为以高达125MSPS的速度实现12位分辨率,它使用全差分开关电容器流水线架构。该ADC包括一个输入宽带缓冲器,该缓冲器将ADC与外部驱动器电路隔离,一个高性能采样保持放大器(SHA)前端以及7个流水线子ADC级,以实现12位精度。设计中使用了具有5V模拟电源的双多晶硅三金属0.35µm GeSi BiCMOS工艺。该ADC可以对高达50MHz的模拟输入频率进行采样,其SNR为66dB,SFDR为80dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号