首页> 外文会议>2011 IEEE International SOC Conference >Novel adaptive keeper LBL technique for low power and high performance register files
【24h】

Novel adaptive keeper LBL technique for low power and high performance register files

机译:用于低功耗和高性能寄存器文件的新型自适应keeper LBL技术

获取原文

摘要

This paper develops a novel adaptive keeper local bit line (LBL) technique to achieve low power and high performance register files design. To avoid increasing the implementation hardware overhead, the proposed technique employs a clock-combined unit to generate the body voltage of keeper. We evaluate the effectiveness of the proposed technique in a two-cycle 64-entries×32b register file design for 8GHz operation in 1V, 32nm high-K Metal-Gate technology. HSPICE simulation results show that the delay time is reduced by 29% and the power consumption is reduced by 36.1%–46.2% depending on the number of reading ports, as compared to the tradition register files design. Moreover, the proposed technique shows good robustness to noise and process variations.
机译:本文开发了一种新颖的自适应保持器本地位线(LBL)技术,以实现低功耗和高性能的寄存器文件设计。为了避免增加实现硬件的开销,所提出的技术采用了时钟组合单元来产生保持器的体电压。我们评估了该技术在1V,32nm高K金属门技术中以8GHz运行的两周期64项×32b寄存器文件设计中的有效性。 HSPICE仿真结果表明,与传统寄存器文件设计相比,根据读取端口的数量,延迟时间减少了29%,功耗降低了36.1%–46.2%。而且,所提出的技术显示出对噪声和过程变化的良好鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号