首页> 外文会议>2011 IEEE International Solid-State Circuits Conference Digest of Technical Papers >An 8.4mW/Gb/s 4-lane 48Gb/s multi-standard-compliant transceiver in 40nm digital CMOS technology
【24h】

An 8.4mW/Gb/s 4-lane 48Gb/s multi-standard-compliant transceiver in 40nm digital CMOS technology

机译:采用40nm数字CMOS技术的8.4mW / Gb / s 4通道48Gb / s符合多标准的收发器

获取原文
获取外文期刊封面目录资料

摘要

The bandwidth limitation of existing backplanes has become an obstacle to meeting the increasing demand for high-data-rate wireline transmission. In order to compensate for this limitation, TX pre-emphasis, RX continuous-time linear equalizer (CTLE) and DFE are necessary [1,2]. This work presents a 4-lane transceiver implemented in 40nm CMOS technology that operates over a wide range of data rates from 1 to 12Gb/s (48Gb/s aggregated) using NRZ coding. The supply voltages are 0.9V and 1.8V. An algorithm is developed to adapt the CTLE and DFE to cancel the channel ISI. No inductors are used in the design and ring oscillators are used for both the TX and RX clock generation. This provides a wide frequency-tuning range, small layout area, and high design portability. With extensive use of digital programmability this transceiver is capable of meeting specifications of different standards, such as PCIe, SATA, and 1 to 10Gb/s Ethernet.
机译:现有底板的带宽限制已成为满足对高数据速率有线传输不断增长的需求的障碍。为了弥补这一限制,TX预加重,RX连续时间线性均衡器(CTLE)和DFE是必要的[1,2]。这项工作提出了一种采用40nm CMOS技术实现的4通道收发器,该收发器使用NRZ编码可在1到12Gb / s(总计48Gb / s)的广泛数据速率下运行。电源电压为0.9V和1.8V。开发了一种算法,以使CTLE和DFE适应以取消信道ISI。设计中不使用电感器,环形振荡器用于TX和RX时钟生成。这提供了宽的频率调谐范围,较小的布局面积和较高的设计便携性。通过广泛使用数字可编程性,该收发器能够满足不同标准的规范,例如PCIe,SATA和1至10Gb / s以太网。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号