首页> 外文会议>2010 23rd Canadian Conference on Electrical and Computer Engineering >CMOS interleaved distributed 2 × 3 matrix amplifier employing active post distortion and optimum gate bias linearization technique
【24h】

CMOS interleaved distributed 2 × 3 matrix amplifier employing active post distortion and optimum gate bias linearization technique

机译:采用有源后置失真和最佳栅极偏置线性化技术的CMOS交错式分布式2×3矩阵放大器

获取原文

摘要

In this paper, the design of a fully-integrated CMOS interleaved distributed 2 × 3 matrix amplifier employing active post distortion and optimum gate bias linearization technique that allows for broadband distortion reduction is presented. Simulation results has yielded a peak S21 power gain of 7.1 dB and then rolls off to a unity gain bandwidth of 16 GHz with less than −10 dB return loss and S12 Isolation less than −45 dB. The simulation results show a 9 dBm IIP3 improvement corresponding to a third-order intermodulation IM3 suppression of 18 dB improvement at output power of −10 dBm. The proposed linearized interleaved distributed 2 × 3 matrix amplifier was designed using the 0.13µm CMOS technology.
机译:本文提出了一种采用有源后置失真和最佳栅极偏置线性化技术的全集成式CMOS交错分布2×3矩阵放大器的设计,该技术可降低宽带失真。仿真结果得出S 21 的峰值功率增益为7.1 dB,然后滚降到16 GHz的单位增益带宽,回波损耗小于-10 dB,S 12 隔离度小于−45 dB。仿真结果表明,在-10 dBm的输出功率下,IIP3改善了9 dBm,对应于三阶互调IM3抑制了18 dB。拟议的线性交织分布式2×3矩阵放大器是使用0.13µm CMOS技术设计的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号