首页> 外文会议>2010 6th International Conference on Wireless Communications Networking and Mobile Computing >Design and Implementation of Bandwidth Adaptable Third-Order All Digital Phase-Locked Loops
【24h】

Design and Implementation of Bandwidth Adaptable Third-Order All Digital Phase-Locked Loops

机译:带宽自适应三阶全数字锁相环的设计与实现

获取原文

摘要

A bandwidth adaptable third-order all-digital phase-locked loop (PLL) based on PI control algorithm is proposed in this paper. On the analysis of the mathematical model of analog PLL system, mathematical model for bandwidth adaptable all-digital PLL is firstly established and theoretical analysis is therefore carried out, and then the relationship between the proportional/integral parameters of the PLL and the input signal frequency is derived. And finally under the Matlab/Simulink○R environment, system-level model for the PLL is directly constructed using DSP Builder○R, and system design is completed by using VHDL and is implemented on a FPGA based platform. Both system simulation and experimental results confirm the correctness of the design. The control parameters of this PLL change adaptively with the variation of input signal frequency, and it features with its high frequency-locking speed, wide frequency-tracking range, easy integration and broad versatility.
机译:提出了一种基于PI控制算法的带宽自适应三阶全数字锁相环(PLL)。在模拟锁相环系统的数学模型分析中,首先建立了带宽自适应全数字锁相环的数学模型,并进行了理论分析,然后,锁相环的比例/积分参数与输入信号频率之间的关系。派生。最后,在Matlab / Simulink○R环境下,使用DSP Builder○R直接构建PLL的系统级模型,并使用VHDL完成系统设计并在基于FPGA的平台上实现。系统仿真和实验结果均证实了设计的正确性。该PLL的控制参数随输入信号频率的变化而自适应地变化,并且具有锁频速度快,频率跟踪范围宽,易于集成和通用性强的特点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号