首页> 外文会议>2010 IEEE International Symposium on Parallel Distributed Processing, Workshops and Phd Forum >Performance impact of SMP-cluster on the On-chip Large-scale Parallel Computing architecture
【24h】

Performance impact of SMP-cluster on the On-chip Large-scale Parallel Computing architecture

机译:SMP集群对片上大规模并行计算体系结构的性能影响

获取原文

摘要

To minimize the delay of the data communication, hierarchical On-chip Large-scale Parallel Computing architectures (OLPCs) with communication locality awareness are recently studied by researchers. This paper proposes a hierarchical architecture consisting of SMP clustered nodes, each of which is structured by more than one baseline cores through centrally-shared memory. The analytical speedup model of the proposed architecture is established by extending Amdahl' Law. The design space exploitation of the SMP-clustered architecture is investigated through theoretical analysis and experiential values of the parameters used in the speedup model. Finally, some useful suggestions of the future SMP-clustered OLPCs design are presented during the analysis.
机译:为了最小化数据通信的延迟,研究人员最近研究了具有通信局部性意识的分层片上大规模并行计算体系结构(OLPC)。本文提出了一种由SMP群集节点组成的分层体系结构,每个节点由多个基线核心通过中央共享内存构成。通过扩展阿姆达尔定律建立了所提出架构的分析加速模型。通过理论分析和加速模型中使用的参数的经验值,研究了SMP集群体系结构的设计空间开发。最后,在分析过程中提出了一些有关未来SMP集群OLPC设计的有用建议。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号