首页> 外文会议>2010 International Symposium on Intelligent Signal Processing and Communication Systems >Low-power microarchitecture of zero-overhead nested loops in embedded processors
【24h】

Low-power microarchitecture of zero-overhead nested loops in embedded processors

机译:嵌入式处理器中零开销嵌套循环的低功耗微体系结构

获取原文

摘要

Instruction fetching usually consumes more than 50% of total power in embedded processors. In DSP applications, instructions to be fetched may come from loops mostly. This paper proposes a loop unit of low-power microarchitecture for nested looping and it is fully compatible with RISC pipeline architecture. A loop instruction set is designed to finish different kinds of loops. Branching, jumping and calling are also supported while looping. Performance and power analysis proves that great part of dynamic cycle counts and power consumption are saved. The loop unit integrated in embedded processors will improve the performance in execution of nested loops.
机译:指令提取通常消耗嵌入式处理器中总功率的50%以上。在DSP应用中,要提取的指令可能主要来自循环。本文提出了一种用于嵌套循环的低功耗微体系结构的循环单元,它与RISC管线体系结构完全兼容。循环指令集旨在完成各种循环。循环时还支持分支,跳转和调用。性能和功耗分析证明,可以节省很大一部分动态周期数和功耗。集成在嵌入式处理器中的循环单元将提高嵌套循环执行的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号