首页> 外文会议>2010 IEEE Workshop on Signal Processing Systems >Efficient parallel VLSI architecture for linear feedback shift registers
【24h】

Efficient parallel VLSI architecture for linear feedback shift registers

机译:用于线性反馈移位寄存器的高效并行VLSI架构

获取原文

摘要

Linear feedback shift register (LFSR) is an important part of the cyclic redundancy check (CRC) operations and BCH encoders. This paper presents a novel high speed parallel LFSR architecture based on parallel Infinite Impulse Response (IIR) filter design, pipelining and retiming algorithms. A new formulation is proposed to modify the LFSR into the form of an IIR filter. Then pipelining and retiming algorithms are applied to further reduce the critical path in the parallel architecture. A comparison between the proposed and previous architectures shows that our parallel architecture achieves a critical path same as that of previous designs with a reduced hardware cost.
机译:线性反馈移位寄存器(LFSR)是循环冗余校验(CRC)操作和BCH编码器的重要组成部分。本文提出了一种基于并行无限冲激响应(IIR)滤波器设计,流水线处理和重定时算法的新型高速并行LFSR架构。提出了一种新的公式来将LFSR修改为IIR滤波器的形式。然后,应用流水线和重定时算法来进一步减少并行体系结构中的关键路径。提议的架构与以前的体系结构之间的比较表明,我们的并行体系结构可实现与以前的设计相同的关键路径,并降低了硬件成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号