【24h】

Towards a parameterizable cycle-accurate ISS in ArchC

机译:迈向ArchC中可参数化的周期精确ISS

获取原文

摘要

With the increase in the design complexity of MP-SoC architectures, flexible and accurate processor simulators became a necessity for exploring the vast design space solutions. In this paper, we present a flexible cycle-accurate ISS model based on ArchC 2.0 language. The model can have a variable pipeline depth and can be integrated easily in any SoC design based on SystemC. Its performance and capabilities are demonstrated by running MiBench embedded benchmark suite, while extracting pipeline statistics for each application.
机译:随着MP-SoC架构设计复杂性的增加,灵活而准确的处理器模拟器已成为探索广阔的设计空间解决方案的必要条件。在本文中,我们提出了一种基于ArchC 2.0语言的灵活,周期精确的ISS模型。该模型可以具有可变的流水线深度,并且可以轻松地集成到任何基于SystemC的SoC设计中。通过运行MiBench嵌入式基准测试套件来展示其性能和功能,同时为每个应用程序提取管道统计信息。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号