首页> 外文会议>International symposium on photoelectronic detection and imaging;ISPDI 2009 >Design of Low Latency Clock Distribution Network for Long Linear Photo detector Readout Circuit
【24h】

Design of Low Latency Clock Distribution Network for Long Linear Photo detector Readout Circuit

机译:长线性光电探测器读出电路的低延迟时钟分配网络设计

获取原文

摘要

Digital clock network design becomes one of the key research topics with the circuit area and the operation frequence increased. In order to improve the performance of the long linear arrays photo detector (512 elements) readout circuit and reduce the control timing uncertainty, this paper presented an improved clock distribution network based on full-custom design methodology, which optimized the system clock chip distribution. The circuit chip has been fabricated using Chartered 0.35um CMOS process, and the chip size was 3* 18mm~2, which operated at 50MHz. Test results showed that the improved clock distribution network can effectively reduce the clock delay for more than 87% and had a good inter-channel consistency. The readout accuracy met the design requirements.
机译:随着电路面积和工作频率的提高,数字时钟网络设计成为研究的重点之一。为了提高长线性阵列光电探测器(512元件)读出电路的性能并减少控制时序的不确定性,本文提出了一种基于全定制设计方法的改进的时钟分配网络,该系统优化了系统时钟芯片的分配。该电路芯片采用特许0.35um CMOS工艺制造,芯片尺寸为3 * 18mm〜2,工作频率为50MHz。测试结果表明,改进后的时钟分配网络可以有效降低时钟延迟达87%以上,并具有良好的通道间一致性。读数精度符合设计要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号