首页> 外文会议>Industrial Electronics Applications, 2009. ISIEA 2009 >A novel dual processing architecture for implementation of motion estimation unit of H.264 AVC on FPGA
【24h】

A novel dual processing architecture for implementation of motion estimation unit of H.264 AVC on FPGA

机译:一种新颖的双处理架构,用于在FPGA上实现H.264 AVC的运动估计单元

获取原文

摘要

In this paper, a Blot Search or One Step Search Motion Estimation algorithm is chosen for hardware modeling, based on the performance results obtained from simulations of a software reference model. The architecture of the model is designed to maximize the throughput of the system. The current frame and reference frame data are pipelined to the Motion Compensation block consisting of dual Residual Energy computation and comparison units. The prototype model is tested on Xilinx Vertex 4 FPGA. The design can process each macro block of N pixels in N+2 clock cycles at a maximum operating frequency of 116 MHz. At this frequency, the designed Motion Estimation unit can process an HDTV resolution frame of 1920×1080 pixels at 55 frames per second with an estimated total power consumption of 543 mW.
机译:在本文中,基于从软件参考模型的模拟获得的性能结果,选择污点搜索或一个步骤搜索运动估计算法。该模型的架构旨在最大化系统的吞吐量。当前帧和参考帧数据流水向由双重残留能量计算和比较单元组成的运动补偿块。原型模型在Xilinx Vertex 4 FPGA上进行了测试。该设计可以以116MHz的最大工作频率在N + 2个时钟周期中处理n个像素的每个宏块。在这种频率下,设计的运动估计单元可以在每秒55帧的55帧中处理1920×1080像素的HDTV分辨率帧,其估计总功耗为543mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号