首页> 外文会议>9th International Conference on Signal Processing(第九届国际信号处理学术会议)(ICSP'08)论文集 >VLSI Implementation of CAVLC Decoder with Power Optimized for H.264/AVC Video Decoding
【24h】

VLSI Implementation of CAVLC Decoder with Power Optimized for H.264/AVC Video Decoding

机译:针对H.264 / AVC视频解码进行功率优化的CAVLC解码器的VLSI实现

获取原文
获取外文期刊封面目录资料

摘要

This paper presents an efficient method of the contest-based adaptive variable length code (CAVLC) decoder with power Optimized for H.264/AVC standard.In the proposed design,according to the regularity of the codewords,the first 1 detector is used to solve the problem that the traditional method of table-searching has low efficiency and high power dissipation.Considering the relevance of the data used in the process of RunBefore's decoding,arithmetic operation is combined with FSM,which achieves higher decoding efficiency.According to the CAVLC decoding flow,clock gating is employed in module level and register level respectively,which reduce 43% dynamic power dissipation.The proposed design can decode every syntax element in one clock cycle.When the proposed design is synthesized at clock constraint of 100MHz,the synthesis result shows that the design costs 11300 gates under a 0.25um CMOS technology,which meets the demand of real time decoding in H.264/AVC standard.
机译:本文提出了一种针对H.264 / AVC标准进行了功率优化的基于竞赛的自适应变长码(CAVLC)解码器的有效方法。在本设计中,根据码字的规则性,使用了第一个1检测器解决了传统的查表方法效率低,功耗高的问题。考虑到运行前解码过程中使用的数据的相关性,算术运算与FSM相结合,实现了更高的解码效率。解码流程,在模块级和寄存器级分别采用时钟门控,减少了43%的动态功耗。提出的设计可以在一个时钟周期内解码每个语法元素。当提出的设计在100MHz的时钟约束下进行合成时,结果表明,采用0.25um CMOS技术,设计成本为11300门,满足了H.264 / AVC标准的实时解码需求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号