首页> 外文会议>29th Annual International Computer Software and Applications Conference, 2005. COMPSAC 2005 >An ultra low power, realtime MPEG2 MP@HL motion estimation processor core with SIMD datapath architecture optimized for gradient descent search algorithm
【24h】

An ultra low power, realtime MPEG2 MP@HL motion estimation processor core with SIMD datapath architecture optimized for gradient descent search algorithm

机译:具有SIMD数据路径架构的超低功耗实时MPEG2 MP @ HL运动估计处理器内核,针对梯度下降搜索算法进行了优化

获取原文
获取外文期刊封面目录资料

摘要

This paper describes a motion estimation (ME) processor core for realtime, MP@HL video encoding. It is being fabricated with 0.13 μm CMOS technology and contains approximately 7 M-transistors on 4.50 mm × 3.35 mm area. The estimated power consumption is less than 100 mW at 81 MHz and 1.0 V. It features a gradient descent search (GDS) algorithm that drastically reduces the required computation power to 7 GOPS, an optimized SIMD datapath architecture that decreases the clock frequency and the operating voltage, and a low power 3-port data cache SRAM with a write-disturb-free cell array arrangement. The core can be applicable to a portable HDTV codec system.
机译:本文介绍了一种用于实时MP @ HL视频编码的运动估计(ME)处理器内核。它采用0.13μmCMOS技术制造,在4.50 mm×3.35 mm的面积上包含大约7个M晶体管。在81 MHz和1.0 V时,估计功耗小于100 mW。它具有梯度下降搜索(GDS)算法,可将所需的计算能力大幅降低至7 GOPS,一种优化的SIMD数据路径架构可降低时钟频率和工作频率。低电压,低功耗的3端口数据高速缓存SRAM,且无写干扰单元阵列。该核心可适用于便携式HDTV编解码器系统。

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号