【24h】

Implementing Kilo-Instruction Multiprocessors

机译:实现千指令多处理器

获取原文

摘要

Multiprocessors are coming into wide-spread use in many application areas, yet there are a number of challenges to achieving a good tradeoff between complexity and performance. For example, while implementing memory coherence and consistency is essential for correctness, efficient implementation of critical sections and synchronization points is desirable for performance. The multi-checkpointing mechanisms of Kilo-Instruction Processors can be leveraged to achieve good complexity-effective multiprocessor designs. We describe how to implement a Kilo-Instruction Multiprocessor that transparently, i.e. without any software support, uses transaction-based memory updates. Our model not only simplifies memory coherence and consistency hardware, but at the same time, it provides the potential for implementing high performance speculative mechanisms for commonly occurring synchronization constructs.
机译:多处理器在许多应用领域中得到了广泛使用,但是要在复杂性和性能之间取得良好的折衷还存在许多挑战。例如,虽然实现内存一致性和一致性对于正确性至关重要,但关键部分和同步点的有效实现对于性能是理想的。可以利用Kilo指令处理器的多检查点机制来实现良好的复杂性有效的多处理器设计。我们描述了如何实现透明地(即不提供任何软件支持)使用基于事务的内存更新的Kilo指令多处理器。我们的模型不仅简化了内存一致性和一致性硬件,而且同时为潜在的常见同步结构实现高性能的推测机制提供了潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号