首页> 外文会议>Electrical and Computer Engineering, 2005. Canadian Conference on >A VLSI architecture of a DS-CDMA decision feedback multistage parallel interference cancellation detector
【24h】

A VLSI architecture of a DS-CDMA decision feedback multistage parallel interference cancellation detector

机译:DS-CDMA判决反馈多级并行干扰消除检测器的VLSI架构

获取原文

摘要

In direct-sequence code division multiple access (DS-CDMA) systems, performances are limited by multiple access interference (MAI). To mitigate this effect and hence provide a significant increase in capacity and allow high data rates, multiuser detection (MUD) techniques are used. The main drawback of such receivers is the increase in complexity when compared to the conventional receiver based on the Rake receiver. The multistage parallel interference cancellation (MPIC) receiver is considered a serious candidate for practical implementation showing a good tradeoff between performance and complexity. However, in order to satisfy the performances of the third generation systems, it is important to use MPIC with decision feedback (DF). The parallel implementation of the DF-MPIC is no longer straightforward. Hence, a new pipeline architecture of the DF-MPIC is proposed in this paper
机译:在直接序列码分多访问(DS-CDMA)系统中,性能受多次访问干扰(MAI)的限制。为了减轻这种效果,因此提供了容量显着增加并允许使用高数据速率,使用多用户检测(泥浆)技术。与基于Rake接收器相比,这种接收器的主要缺点是复杂性的增加。多级并行干扰消除(MPIC)接收器被认为是实际实现的严重候选者,显示性能和复杂性之间的良好权衡。然而,为了满足第三代系统的性能,重要的是使用具有判定反馈(DF)的MPIC。 DF-MPIC的并行实现不再直接。因此,本文提出了一种新的DF-MPIC的流水线架构

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号