首页> 外文会议>Electrical and Computer Engineering, 2005. Canadian Conference on >Amulti-level phase/frequency detector for clock and data recoveryapplications
【24h】

Amulti-level phase/frequency detector for clock and data recoveryapplications

机译:用于时钟和数据恢复应用的多级相位/频率检测器

获取原文

摘要

A clock and data recovery circuit is an important building block in data communication systems and the phase detector (PD) is one of the critical parts of a CDR. A bang-bang phase detector is suitable for low-power high-bit-rate operation, but a separate frequency detector (FD) has to be used for frequency acquisition, which results in some problems such as frequency drift, sudden phase jump due to the disaccord of the PD and FD. To solve these problems, this paper proposes a novel phase/frequency detector (PFD) with an extended operating range and a multiple-level output for half-rate CDR applications. Because of its multiple-level output, the CDR can achieve lower output clock jitter than a conventional binary PD. The proposed PFD has an operating speed comparable to conventional bang-bang PDs and can also be used in full-rate CDRs with minor modification. The simulation of a half-rate CDR model employing this type of PFD confirms the feasibility of the proposed PFD
机译:时钟和数据恢复电路是数据通信系统中的重要构建块,并且相位检测器(PD)是CDR的关键部分之一。 BANG-BANG相位检测器适用于低功率高比特率操作,但是单独的频率检测器(FD)必须用于频率采集,这导致频率漂移等一些问题,突然相位跳跃PD和FD的违法行为。为了解决这些问题,本文提出了一种具有扩展工作范围的新型相位/频率检测器(PFD)和用于半速率CDR应用的多级输出。由于其多级输出,CDR可以比传统的二进制PD实现较低的输出时钟抖动。所提出的PFD具有与常规BANG-BANG PDS相当的操作速度,也可用于具有较小修改的全速率CDR。采用这种PFD的半速率CDR模型的模拟证实了所提出的PFD的可行性

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号