首页> 外文会议>Field-Programmable Technology, 2005. Proceedings. 2005 IEEE International Conference on >A scaleable FFT/IFFT kernel for communication systems using codesign approach
【24h】

A scaleable FFT/IFFT kernel for communication systems using codesign approach

机译:使用代码签名方法的可扩展FFT / IFFT内核,用于通信系统

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a new architecture of scaleable FFT processor using hardware/software codesign technique for orthogonal frequency division multiplexing (OFDM) systems. The architecture uses a radix-4 butterfly node located on both hardware and software processing elements. We employ an in-place memory strategy, resulting that the butterfly inputs and outputs can be stored at the same memory location without conflict. The memory is partitioned into 4 banks for pipelined computation. To demonstrate the codesign concept, a 256-point FFT/IFFT engine is completed in a Xilinx Vertex-II Pro FPGA chip that contains PowerPC processor where the hardware is modeled by VHDL and the software is written in C. The proposed architecture achieves 256-point FFT in 10.56 ps , 64-point in 2.16 /spl mu/s and 16-point in 480 ns, making it viable for today's demanding OFDM applications.
机译:本文针对正交频分复用(OFDM)系统,提出了一种使用硬件/软件代码签名技术的可伸缩FFT处理器的新架构。该体系结构使用位于硬件和软件处理元件上的radix-4蝶形节点。我们采用了就地存储策略,因此蝶形输入和输出可以存储在相同的存储位置而不会发生冲突。存储器被划分为4个存储区,用于流水线计算。为了演示代码符号的概念,在包含PowerPC处理器的Xilinx Vertex-II Pro FPGA芯片中完成了256点FFT / IFFT引擎,其中,硬件通过VHDL建模,软件用C编写。所提出的体系结构实现了256-FFT / IFFT。 10.56 ps的点FFT,2.16 / spl mu / s的64点和480 ns的16点FFT,使其适用于当今要求苛刻的OFDM应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号