首页> 外文会议>Radio and Wireless Conference, 2004 >An efficient software-based implementation of a joint-detection/spatial processing receiver for TD-SCDMA
【24h】

An efficient software-based implementation of a joint-detection/spatial processing receiver for TD-SCDMA

机译:TD-SCDMA联合检测/空间处理接收机的基于软件的高效实现

获取原文

摘要

TD-SCDMA is known as the low chip-rate time division duplex (LCR TDD) mode of the third generation partnership program (3GPP). It incorporates a combination of time and code division multiple access schemes and is well suited for advanced techniques like joint detection (JD) and spatial processing. This work focuses on the performance and memory requirements of a completely software-based zero-forcing block linear (ZF-BLE) JD and spatial processing receiver for a TD-SCDMA system, which combats intersymbol interference (ISI) as well as multi access interference (MAI). The analysis is based on the TMS320C6416T, which is a 1 GHz DSP with four 16-bit MAC units and a 1 Mbyte level-2 unified on-chip memory space.
机译:TD-SCDMA被称为第三代合作伙伴计划(3GPP)的低码片速率时分双工(LCR TDD)模式。它结合了时分和码分多址方案,非常适合联合检测(JD)和空间处理等高级技术。这项工作着眼于针对TD-SCDMA系统的完全基于软件的零迫力块线性(ZF-BLE)JD和空间处理接收机的性能和存储要求,该接收机可应对符号间干扰(ISI)和多址干扰(MAI)。该分析基于TMS320C6416T,它是一个1 GHz DSP,具有四个16位MAC单元和一个1 MB的2级统一片上存储器空间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号