【24h】

A fully digitized multi-level demodulator for high-capacity digital radio systems

机译:用于大容量数字无线电系统的全数字化多级解调器

获取原文

摘要

Proposes a new configuration for a fully digitized multi-level demodulator for application in high-capacity digital radio systems from the view points of small circuit scale and low sampling rate. The configuration is based on estimates of the performance of the digitized detector and timing filter by computer simulation. To implement the digitized detector, the authors build a Detector-LSI (DET-LSI) using 1.2-/spl mu/m BiCMOS technology. The 16-QAM demodulator applied directly to STM-0 (51.84 Mbps) was constructed by using this LSI and a transversal equalizer as a timing filter. Experiments confirm that this demodulator improves system performance without precise adjustments.
机译:从电路规模小和采样率低的观点出发,提出一种新的全数字化多电平解调器配置,以用于大容量数字无线电系统。该配置基于计算机仿真对数字化检测器和定时滤波器性能的估计。为了实现数字化检测器,作者使用1.2- / spl mu / m BiCMOS技术构建了一个Detector-LSI(DET-LSI)。通过使用该LSI和横向均衡器作为定时滤波器,构造了直接应用于STM-0(51.84 Mbps)的16-QAM解调器。实验证实,该解调器无需进行精确调整即可提高系统性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号