首页> 外文会议>International Conference on Mixed Design of Integrated Circuits and Systems >Relocatable Partial Bitstreams For Virtual Overlay Architectures atop Field-Programmable Gate Arrays
【24h】

Relocatable Partial Bitstreams For Virtual Overlay Architectures atop Field-Programmable Gate Arrays

机译:用于现场可编程门阵列顶部的虚拟覆盖体系结构的可重定位部分位流

获取原文

摘要

Intermediate virtual architecture overlays atop physical FPGA chips provide convenient abstraction level, which can increase productivity in FPGA-targeted application development. Individual reconfigurable modules of the overlay can be reprogrammed independently using partial reconfiguration. Homogeneous reconfigurable modules can be programmed using common configuration data, on condition that appropriate implementation constraints and proper floorplanning of the virtual architecture are provided. This paper presents methodology that can be used to generate relocatable bitstreams for Xilinx 7 series FPGA devices. The methodology is based on using constraints to force Xilinx Vivado Design Suite tools to implement multiple reconfigurable partition in the same way. Partial Reconfiguration Flow is used to implement multiple variants of individually reconfigurable partitions and Isolation Design Flow is used for feed-through prevention.
机译:物理FPGA芯片顶部的中间虚拟架构覆盖层提供了便利的抽象级别,可以提高以FPGA为目标的应用程序开发的生产率。覆盖的各个可重配置模块可以使用部分重配置独立地重新编程。在提供适当的实现约束和虚拟体系结构的适当布局的条件下,可以使用公共配置数据对同类可重配置模块进行编程。本文介绍了可用于为Xilinx 7系列FPGA器件生成可重定位比特流的方法。该方法基于使用约束来强制Xilinx Vivado Design Suite工具以相同的方式实现多个可重新配置的分区。部分重配置流程用于实现各个可重配置分区的多个变体,而隔离设计流程用于防止馈通。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号