首页> 外文会议>Asilomar Conference on Signals, Systems, and Computers >A Common Recursive Form for Multiple Fundamental Arithmetic Operators and its Automated Synthesis
【24h】

A Common Recursive Form for Multiple Fundamental Arithmetic Operators and its Automated Synthesis

机译:多个基本算术运算符及其自动合成的常见递归形式及其

获取原文

摘要

The common recursive structure of a number of basic arithmetic operators is investigated. Previously, it was shown that fully combinational leading-digit N-bit detector circuits could be generated with a simple dyadic tree recursive structure having minimal complexity, regular and low fan-in and fan-out and log2(N) stages of delay for all outputs. Here, we show that this recursive structure is shared by many common arithmetic functions, including comparison, incrementation, decrementation, and fast parallel-prefix adder. This enables said functions to be described simply and parametrically in VHDL or Verilog using structural recursion. The commonality can also be leveraged to design multi-function circuits which are advantageous compared to separate operators chosen through multiplexers in, e.g., arithmetic-logic units. Preliminary synthesis results for both FPGA and digital CMOS are provided in order to characterize said benefits. This type of multifunction circuit could be employed in the design of fast, low-complexity arithmetic-logic units (ALUs) inside microprocessors, digital signal processors, or application-specific system-on-chip (SoC) designs.
机译:许多基本的算术运算符的公共递归结构进行了研究。此前,已表明完全组合领先位数N位检测器电路可以用一个简单的二进树递归结构产生具有最小复杂,经常和低扇入和扇出和日志 2 (N)级延迟所有输出的。在这里,我们表明,这种递归结构是由许多共同的算术功能,包括比较,递增,递减共享,以及快速平行前缀加法器。这使得能够说是简单地和在参VHDL或Verilog使用结构递归描述的功能。的共性,也可利用来设计多功能电路相比,通过多路转换器中,例如,算术逻辑单元选择的单独的运营商,其是有利的。对于FPGA和数字CMOS初步合成结果以表征所述益处提供。这种类型的多功能电路的可在快速设计中采用,低复杂度的算术逻辑单元(ALU)的内部微处理器,数字信号处理器,或应用专用系统级芯片(SoC)设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号