【24h】

Redundant SAR ADCs with Split-capacitor DAC

机译:带有分电容DAC的冗余SAR ADC

获取原文

摘要

This paper proposes a unified formulation for Successive Approximation Register (SAR) ADCs with split-capacitor arrays and provides explicit expressions for the relationships between capacitors and the weighting coefficients in the digital correction logic. Thanks to this formulation, a study of the voltage excursions in the arrays can be carried out for ADC schemes without or with redundancy. Also, the closed-form expressions result suitable for design decisions allowing the estimation of the optimum limiting capacitor that controls the voltage excursion in the floating node of the Least Significant Bit (LSB) capacitor array. The proposed hardware-based formulation has been verified by behavioral and electrical simulations.
机译:本文为具有分离电容阵列的逐次逼近寄存器(SAR)ADC提出了统一的公式,并为数字校正逻辑中的电容与权重系数之间的关系提供了明确的表达式。由于采用了这种公式,可以在无冗余或无冗余的ADC方案中研究阵列中的电压偏移。同样,闭式表达式的结果适用于设计决策,从而允许估计最佳限制电容器,该电容器控制最低有效位(LSB)电容器阵列的浮动节点中的电压偏移。所提出的基于硬件的公式已经通过行为和电气仿真得到了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号