首页> 外文会议>International Conference on Development and Application Systems >Synthesis analysis and evaluation of hardware scheduler based on different scheduling algorithms
【24h】

Synthesis analysis and evaluation of hardware scheduler based on different scheduling algorithms

机译:基于不同调度算法的硬件调度器综合分析与评估

获取原文

摘要

The limitations of the current real-time operating systems are given by the CPU architecture, the memory, and the I/O subsystem, but also by the high-level languages and their compilers, and the unpredictable answer of the asynchronous interrupts. The most important issue of a real time system is resource scheduling: processor, memory, I/O ports and communication networks, when systems are distributed. The present article gives an overview of the state of the art of qualitative research in terms of tasks schedulability algorithms used for the nMPRA (Multi Pipeline Register Architecture) CPU architecture in real-time environments. By introducing a jitter of maximum three clock cycles for the contexts switching of tasks, the nMPRA processor proves a deterministic hardware implementation, due to the integrated nHSE (Hardware Scheduler Engine for n tasks). This paper presents and analyzes the current state of real time operation systems with hardware implementation functions.
机译:当前实时操作系统的局限性是由CPU体系结构,内存和I / O子系统给定的,但也由高级语言及其编译器以及异步中断的无法预测的响应给定的。实时系统最重要的问题是资源调度:分布式系统时,处理器,内存,I / O端口和通信网络。本文从实时环境中用于nMPRA(多管道寄存器体系结构)CPU体系结构的任务可调度性算法的角度,对定性研究的最新状况进行了概述。通过为任务的上下文切换引入最大三个时钟周期的抖动,由于集成了nHSE(用于n个任务的硬件调度程序引擎),nMPRA处理器证明了确定性的硬件实现。本文介绍并分析了具有硬件实现功能的实时操作系统的现状。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号