首页> 外文会议>IEEE Student Conference on Research and Development >A Process Variation Aware System-level Framework to Model On-chip Communication System in Support of Fault Tolerant Analysis
【24h】

A Process Variation Aware System-level Framework to Model On-chip Communication System in Support of Fault Tolerant Analysis

机译:一种过程变化意识到系统级级级框架,以支持容错分析的支持

获取原文

摘要

On-chip interconnect communication system consists of the drivers, interconnect wires and receivers. Several on-chip communication system models have been developed for the purpose of on-chip fault-tolerant communication research. While most of these models improved the channel modeling, the effects of the drivers and receivers to the whole communication system were largely ignored. In this paper, we introduce a comprehensive, system-level framework, to capture and integrate the characteristics of the channel as well as the drivers and receivers. The proposed framework offers a methodology to model the on-chip interconnect communication system and can provide a flexible and updateable platform to evaluate fault-tolerant communication approaches. Furthermore, the current deterministic paradigm which end is worst case analysis pessimism is avoided by shifting towards statistical design flow to reduce uncertainties caused by process variation.
机译:片上互连通信系统由驱动器,互连电线和接收器组成。已经开发了几种片上通信系统模型,用于片上容错通信研究。虽然大多数这些模型改善了频道建模,但是,驱动器和接收器对整个通信系统的影响很大程度上被忽略了。在本文中,我们介绍了一个全面的系统级框架,捕获并集成了通道的特征以及驱动程序和接收器。所提出的框架提供了一种模拟片上互连通信系统的方法,可以提供灵活和可更新的平台来评估容错通信方法。此外,通过转向统计设计流动以减少由工艺变化引起的不确定性来避免目前确定最差案例分析悲观的定义范例。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号