首页> 外文会议>International conference on communications, signal processing, and systems >Implementation of a Pipeline Large-FFT Processor Based on the FPGA
【24h】

Implementation of a Pipeline Large-FFT Processor Based on the FPGA

机译:基于FPGA的流水线大FFT处理器的实现

获取原文

摘要

This paper presents a scheme of pipeline large Fast Fourier Transform (FFT) processor on FPGA which is based on radix-2 Multi-path Delay Commutator architecture. For N-point FFT, the design uses log_2N counters to control the working state of each stage of FFT and shift registers with storage of size 3N/2 - 2 to cache the intermediate calculated data. Compared with the dual-port RAM pipeline architecture with 2N memory sizes, the complexity of logical control is low because the intermediate calculated data is not stored and read by RAMs. The consumption of the memory resources is reduced. The proposed design is implemented of 1024-point FFT on an Altera Stratix Ⅱ EP2S30F48414N FPGA. The highest operating frequencies are 250 MHz, and the time required to calculate FFT is about 6.3 ms. The results show that the design of the FFT processor meets the real-time requirement, and can be applied to large-point FFT computing.
机译:本文提出了一种基于radix-2多路径延迟换向器架构的FPGA上的大型流水线快速傅立叶变换(FFT)处理器方案。对于N点FFT,该设计使用log_2N计数器来控制FFT每一级的工作状态,并使用大小为3N / 2-2的存储移位寄存器来缓存中间的计算数据。与具有2N内存大小的双端口RAM流水线体系结构相比,逻辑控制的复杂度较低,因为中间的计算数据不会由RAM存储和读取。减少了存储器资源的消耗。该设计方案是在Altera StratixⅡEP2S30F48414N FPGA上实现1024点FFT的。最高工作频率为250 MHz,计算FFT所需的时间约为6.3 ms。结果表明,该FFT处理器的设计满足了实时性要求,可应用于大点FFT计算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号