首页> 外文会议>International conference on robotic, vision, signal processing and power applications >Autonomous Agent for Universal Verification Methodology Testbench of Hard Memory Controller
【24h】

Autonomous Agent for Universal Verification Methodology Testbench of Hard Memory Controller

机译:硬核控制器通用验证方法测试台的自治代理

获取原文

摘要

Pre-silicon verification process is important in an application having integrated chip design cycle. It is considered one of the biggest bottle-neck in modern day design projects. This paper intends to describe a testbench architecture that will improve verification efficiency and productivity for a Hard Memory Controller's Sideband verification from the perspective of the test writer. The testbench architecture described by Universal Verification Methodology is reused, adapted and improved to allow higher level of automation within the testbench. The implemented autonomous agent is analyzed and compared against the regular agent for its efficiency in terms of lines of code need to be written by the test writer. The result obtained shows that the autonomous agent implemented in the architecture reduces the test writer's burden by at least 60 % and up to 78 %.
机译:硅预验证过程在具有集成芯片设计周期的应用中很重要。它被认为是现代设计项目中最大的瓶颈之一。本文旨在描述一种测试平台架构,该架构将从测试编写者的角度提高硬盘控制器的边带验证的验证效率和生产率。 “通用验证方法”描述的测试平台架构被重用,修改和改进,以允许测试平台内更高水平的自动化。对已实现的自治代理进行分析,并将其与常规代理进行比较,以了解其效率,这需要测试编写者编写代码行。获得的结果表明,在体系结构中实现的自治代理将测试编写者的负担减少了至少60%,最多减轻了78%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号