首页> 外文会议>European Signal Processing Conference >Energy consumption analysis of software polar decoders on low power processors
【24h】

Energy consumption analysis of software polar decoders on low power processors

机译:低功耗处理器上软件极性解码器的能耗分析

获取原文

摘要

This paper presents a new dynamic and fully generic implementation of a Successive Cancellation (SC) decoder (multi-precision support and intra-/inter-frame strategy support). This fully generic SC decoder is used to perform comparisons of the different configurations in terms of throughput, latency and energy consumption. A special emphasis is given on the energy consumption on low power embedded processors for software defined radio (SDR) systems. A N=4096 code length, rate 1/2 software SC decoder consumes only 14 nJ per bit on an ARM Cortex-A57 core, while achieving 65 Mbps. Some design guidelines are given in order to adapt the configuration to the application context.
机译:本文介绍了一种新的动态且完全通用的连续取消(SC)解码器实现(多精度支持和帧内/帧间策略支持)。这种完全通用的SC解码器用于对吞吐量,延迟和能耗方面的不同配置进行比较。特别强调了软件定义无线电(SDR)系统的低功耗嵌入式处理器的能耗。 N = 4096码长,速率为1/2的软件SC解码器在ARM Cortex-A57内核上每位仅消耗14 nJ,同时达到65 Mbps。给出了一些设计准则,以使配置适合于应用程序上下文。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号