首页> 外文会议>Asia and South Pacific Design Automation Conference >Sub-??W QRS detection processor using quadratic spline wavelet transform and maxima modulus pair recognition for power-efficient wireless arrhythmia monitoring
【24h】

Sub-??W QRS detection processor using quadratic spline wavelet transform and maxima modulus pair recognition for power-efficient wireless arrhythmia monitoring

机译:使用二次样条小波变换和最大模量对识别的Sub-W QRS检测处理器,可实现高效的无线心律失常监测

获取原文

摘要

This paper describes a power-efficient processor for extracting the timing of QRS complex from digitized ECG, based on the hardware-efficient architecture of quadratic spline wavelet transform (QSWT) and maxima modulus pair recognition (MMPR). The processor succeeds in saving the wireless system's power by 6×.
机译:本文基于二次样条小波变换(QSWT)和最大模数对识别(MMPR)的硬件高效架构,描述了一种从数字化ECG中提取QRS复数时序的高效处理器。处理器成功地将无线系统的功耗节省了6倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号