首页> 外文会议>IEEE International Conference on Application-Specific Systems, Architectures and Processors >Low power CORDIC implementation using redundant number representation
【24h】

Low power CORDIC implementation using redundant number representation

机译:使用冗余数字表示低功耗CONDIC实现

获取原文

摘要

In this paper a methodology for reducing the power consumption of shift-and-add operations in general and especially of CORDIC stages is presented. The proposed method uses the fact of simultaneous carry generation in redundant carry-save and signed digit structures to predict the minimum necessary hardware effort for shift-and-add operations. As a carry once generated in a certain bit position cannot "ripple" through the adder if using redundant number representation, hardware parts can be switched on or off depending on the shift constant. Simulations have shown, that shift dependent hardware utilization of parallel implementations leads to monotonically decreasing power consumption for increasing shift constants. A CORDIC processor element for 16 digit SDNR has been implemented as a layout and simulated with PowerMill in terms of power consumption.
机译:本文提出了一种用于减少转移和添加操作的功耗的方法,尤其是CORDIC阶段。所提出的方法使用冗余随附和签名的数字结构同时携带的事实,以预测移位和添加操作的最小必要硬件工作。当在某个比特位置生成的随行时,如果使用冗余数表示,则在通过加法器中不能“纹波”,可以根据换档常数接通或关闭硬件部件。已经示出了仿真,其平行实现的偏移依赖硬件利用导致对增加换档常数的单调减少功耗。 16位SDNR的Cordic处理器元件已被实施为在功耗方面与Powermill的布局和模拟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号