首页> 外文会议>Iranian Conference on Electrical Engineering >A low power, high fill factor and high speed vision pixel in a multitask digital vision chip
【24h】

A low power, high fill factor and high speed vision pixel in a multitask digital vision chip

机译:多任务数字视觉芯片中的低功耗,高填充因子和高速视觉像素

获取原文

摘要

In this paper a new pixel architecture for use in a multitask digital vision chip is presented. A dynamic comparator because of its low power consumption is used as a single-bit ADC to convert the photodiode signal to the binary data. The processing circuit is based on SIMD parallel processing, and it is configurable to perform different binary image processing operations in high speed with low power consumption. The proposed pixel structure can output the result in each period of its operating frequency, which makes it very suitable for high speed real time applications. The layout of the pixel shows the fill factor of about 27.5 % in a standard 0.18 μm CMOS technology. The post layout simulation results show the pixel consumes 0.254 uW at speed of 250 Kfps.
机译:在本文中,提出了一种用于多任务数字视觉芯片的新像素架构。动态比较器由于其低功耗而被用作单位ADC,以将光电二极管信号转换为二进制数据。该处理电路基于SIMD并行处理,并且可配置为以低功耗高速执行不同的二进制图像处理操作。所提出的像素结构可以在其工作频率的每个周期中输出结果,这使其非常适合于高速实时应用。在标准的0.18μmCMOS技术中,像素的布局显示约27.5%的填充率。布局后的仿真结果表明,像素在250 Kfps的速度下消耗0.254 uW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号