首页> 外文会议>IEEE International Conference on ASIC >A 6bit 4GS/s current-steering digital-to-analog converter in 40nm CMOS with adjustable bias and DfT block
【24h】

A 6bit 4GS/s current-steering digital-to-analog converter in 40nm CMOS with adjustable bias and DfT block

机译:采用40nm CMOS的6位4GS / s电流控制数模转换器,具有可调偏置和DfT模块

获取原文

摘要

In this paper, a 6-bit high-speed digital-to-analog converter (DAC) is presented. This DAC is based on a segmented architecture and has an operating speed up to 4GS/s according to the post-layout simulation results. The output waveform of this DAC is realized in a non-return-to-zero (NRZ) way. The DAC core occupies an area of 0.09mm2 in a 40nm CMOS technology. A DfT block is introduced to relieve the speed requirement of high-speed I/O. The spurious free dynamic range (SFDR) up to 44.81dBc is achieved over Nyquist interval. The power consumption is 13mW at near Nyquist frequency.
机译:本文提出了一种6位高速数模转换器(DAC)。该DAC基于分段架构,根据布局后的仿真结果,其运行速度高达4GS / s。该DAC的输出波形以不归零(NRZ)的方式实现。在40nm CMOS技术中,DAC内核占据0.09mm2的面积。引入了DfT模块以减轻对高速I / O的速度要求。在奈奎斯特间隔内可实现高达44.81dBc的无杂散动态范围(SFDR)。在接近奈奎斯特频率时的功耗为13mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号